Need more?
Quantity | Price (Incl GST) |
---|---|
1+ | $1.600 ($1.840) |
10+ | $1.520 ($1.748) |
50+ | $1.450 ($1.6675) |
100+ | $1.370 ($1.5755) |
250+ | $1.300 ($1.495) |
500+ | $1.220 ($1.403) |
1000+ | $1.140 ($1.311) |
2500+ | $1.070 ($1.2305) |
Product Information
Product Overview
The SN74AUP1G80DCKT is a low-power single positive-edge-triggered D-type Flip-flop fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. When data at the data (D) input meets the setup time requirement, the data is transferred to the Q output on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold-time interval, data at the D input can be changed without affecting the levels at the outputs.
- Low noise - Overshoot and undershoot <lt/>10% of VCC
- Ioff Supports partial-power-down mode operation
- Schmitt-trigger action allows slow input transition and better switching noise immunity
- Suitable for point-to-point applications
- Latch-up performance exceeds 100mA per JESD 78, Class II
- 3.6V I/O Tolerant to support mixed-mode signal operation
- 5ns at 3.3V Maximum tpd
- 0.9μA Maximum low static-power consumption
- 4.3pF Typical low dynamic-power consumption
- 1.5pF Typical low input capacitance
- Green product and no Sb/Br
Applications
Portable Devices
Technical Specifications
74AUP1G80
4.2ns
4mA
SC-70
Positive Edge
800mV
74AUP
-40°C
-
D
280MHz
SC-70
5Pins
Inverted
3.6V
741G80
85°C
-
Technical Docs (1)
Legislation and Environmental
Country in which last significant manufacturing process was carried outCountry of Origin:China
Country in which last significant manufacturing process was carried out
RoHS
RoHS
Product Compliance Certificate